#### About this Manual

We've added this manual to the Agilent website in an effort to help you support your product. This manual is the best copy we could find; it may be incomplete or contain dated information. If we find a more recent copy in the future, we will add it to the Agilent website.

#### **Support for Your Product**

Agilent no longer sells or supports this product. Our service centers may be able to perform calibration if no repair parts are needed, but no other support from Agilent is available. You will find any other available product information on the Agilent Test & Measurement website, <a href="https://www.tm.agilent.com">www.tm.agilent.com</a>.

#### **HP References in this Manual**

This manual may contain references to HP or Hewlett-Packard. Please note that Hewlett-Packard's former test and measurement, semiconductor products and chemical analysis businesses are now part of Agilent Technologies. We have made no changes to this manual copy. In other documentation, to reduce potential confusion, the only change to product numbers and names has been in the company name prefix: where a product number/name was HP XXXX the current name/number is now Agilent XXXX. For example, model number HP8648A is now model number Agilent 8648A.

### **Installation Guide**

Publication Number E8019-97000 First Edition, December 1998

For Safety Information, Warranties, and Regulatory Information, see the pages at the end of this manual.

© Copyright Hewlett-Packard Company 1994-1998 All Rights Reserved.

# HP E8019A Analysis Probe for HITACHI SH7709

## The HP E8019A Analysis Probe — At a Glance

The HP E8019A Analysis Probe provides a complete interface for state or timing analysis between any SH7709 target system and the following HP logic analyzers:

- HP 16600A
- HP 16601A
- HP 16602A
- HP 16550A (one or two cards)
- HP 16555A/D (two or three cards)
- HP 16556A/D (two or three cards)
- HP 16557D (two or three cards)

The Analysis Probe provides the physical connection between the target microprocessor and the logic analyzer. The configuration software sets up the logic analyzer for compatibility with the Analysis Probe. The Emulation Interface Software allows you to obtain displays of the microprocessor operations in SH7709 mnemonics or C-source.

For additional information on the supported logic analyzers or microprocessors, refer to the appropriate reference manuals for those products.



HP E8019A Analysis Probe

#### In This Book

This book is the installation guide for the HP E8019A Analysis Probe. It assumes that you have a working knowledge of the logic analyzer used and the microprocessor being analyzed.

This installation guide is organized into three chapters:

Chapter 1 explains how to attach the Analysis Probe to the target and how to configure the logic analyzer for state and/or timing analysis.

Chapter 2 provides reference information on the format specification and symbols configured by the Analysis Probe software and information about the inverse assemblers and status encoding.

Chapter 3 contains reference information on the Analysis Probe hardware, including the characteristics and signal mapping for the Analysis Probe.

For more information on the logic analyzers or microprocessor, refer to the appropriate reference manual for those products.

#### Contents

#### 1 Installing Software

To install the software from CD-ROM (HP 16600A/700A) 1-4 To list software packages which are installed (HP 16600A/700A) 1-5

#### 2 Setting Up the Analysis Probe

Before You Begin 2-3

#### Setting Up the Analysis Probe Hardware 2-5

Turn off the logic analyzer and the target system 2-5

To connect the Analysis Probe to the target system 2-6

To disconnect the Analysis Probe from the target system 2-7

To separate the Analysis Probe upper assembly from the probe head 2-8

To reconnect Analysis Probe and probe head 2-8

To connect the high-density adapter cables to the Analysis Probe 2-9

#### Setting up the Logic Analyzer 2-10

Connection Type 'A'

To connect to the HP 16600/1/2A analyzer 2-11

Connection Type 'B'

To connect to the HP 16550A one-card analyzer 2-12

Connection Type 'C'

To connect to the HP 16555/56/57A two-cards analyzer 2-13

Connection Type 'D'

To connect to the HP 16600/1A analyzer 2-14

Connection Type 'E'

To connect to the HP 16550A two-cards analyzer 2-15

Connection Type 'F'

To connect to the HP 16555/56/57A two-cards analyzer 2-16

Connection Type 'G'

To connect to the HP 16600A analyzer 2-17

#### Contents

Connection Type 'H'
To connect to the HP 16550A two-cards analyzer 2-18
Connection Type 'I'
To connect to the HP 16555/56/57A three-cards analyzer 2-19

#### Setup Assistant 2-20

#### 3 Analysis Probe Hardware Reference

Operating Characteristics 3-3 Signal-to-Connector Mapping 3-3 Circuit Board Dimensions 3-9 Repair Strategy 3-10

#### A If You Have a Problem

#### Analyzer Problems A-3

Intermittent data errors A-3 Unwanted triggers A-3 No activity on activity indicators A-4 No trace list display A-4

#### Analysis Probe Problems A-5

Target system will not boot up A-5 Erratic trace measurements A-6 Capacitive loading A-6

#### Intermodule Measurement Problems A-7

An event wasn't captured by one of the modules A-7

#### Messages A-8

- "Measurement Initialization Error" A-9
- "No Configuration File Loaded" A-10
- "Selected File is Incompatible" A-10
- "Slow or Missing Clock" A-10
- "Time from Arm Greater Than 41.93 ms" A-11
- "Waiting for Trigger" A-11

#### Cleaning the Instrument A-12

1

Installing Software

### **Installing Software**

This chapter explains how to install the software you will need for your analysis probe or emulation solution.

#### **Installing and loading**

**Installing** the software will copy the files to the hard disk of your logic anlysis system. Later, you will need to **load** some of the files into the appropriate measurement module.



#### What needs to be installed

#### HP 16600A/700A-series logic analysis systems

If you ordered an analysis probe or emulation solution with your logic analysis system, the software was installed at the factory.

The following files are installed when you install a processor support package from the CD-ROM:

- Logic analysis system configuration files
- Personality files for the Setup Assistant

### To install the software from CD-ROM (HP 16600A/700A)

Installing a processor support package from a CD-ROM will take just a few minutes. If the processor support package requires an update to the HP 16600A/700A operating system, installation may take approximately 15 minutes.

- 1 Insert the CD-ROM in the drive.
- 2 Click the System Admin icon.
- 3 Click Install....

Change the media type to "CD-ROM" if necessary.

- 4 Click Apply.
- 5 From the list of types of packages, select "PROC-SUPPORT."

A list of the processor support packages on the CD-ROM will be displayed.

6 Click on the "SH3" package.

If you are unsure if this is the correct package, click Details for information on what the package contains.

7 Click Install....

The dialog box will display "Progress: completed successfully" when the installation is complete.

8 Click Close.

## To list software packages which are installed (HP 16600A/700A)

• In the System Administration Tools window, click List....

| Installing Software To list software packages which are installed (HP 16600A/700A) |  |           |                     |  |  |
|------------------------------------------------------------------------------------|--|-----------|---------------------|--|--|
|                                                                                    |  |           |                     |  |  |
|                                                                                    |  |           |                     |  |  |
|                                                                                    |  |           |                     |  |  |
|                                                                                    |  |           |                     |  |  |
|                                                                                    |  |           |                     |  |  |
|                                                                                    |  |           |                     |  |  |
|                                                                                    |  |           |                     |  |  |
|                                                                                    |  |           |                     |  |  |
|                                                                                    |  |           |                     |  |  |
|                                                                                    |  |           |                     |  |  |
|                                                                                    |  |           |                     |  |  |
|                                                                                    |  |           |                     |  |  |
|                                                                                    |  |           |                     |  |  |
|                                                                                    |  |           |                     |  |  |
|                                                                                    |  |           |                     |  |  |
|                                                                                    |  |           |                     |  |  |
|                                                                                    |  |           |                     |  |  |
|                                                                                    |  |           |                     |  |  |
|                                                                                    |  |           |                     |  |  |
|                                                                                    |  |           |                     |  |  |
|                                                                                    |  |           |                     |  |  |
|                                                                                    |  |           |                     |  |  |
|                                                                                    |  |           |                     |  |  |
| 1-6                                                                                |  | HP E8019A | SH7709 Analysis Pro |  |  |

I

nsttalio Gatus ad leHPEaEa8019s

### nsttalio Gatus ad le HPFaFa8019s

This chapter explains how to set up the HP E8019A Analysis Probehardware, and connect the Analysis Probeto supported logic analyzers.

### Before You Begin

This section lists the logic analyzer(s) supported by the HP E8019A and provides other information about the analyzer(s) and the Analysis Probe.

#### **Equipment Supplied**

- The HP E8019A SH7709 Analysis Probe, which includes the HP QFP Elastomeric Probing System
- Three HP E5346A High-Density Adapter Cables, and labels.
- A Cam Tool, for separating the Analysis Probefrom the probing system.
- This Installation Guide.
- The HP QFP Elastomeric Probing System Installation Guide.

#### Minimum Equipment Required

- The HP E8019A SH7709 Analysis Probe, including the HP QFP Elastomeric Probing System.
- Three HP E5346A High-Density Adapter Cables.
- One of the logic analyzers listed in the table on the following page.

### Logic Analyzers Supported

| Logic<br>Analyzer              | Channel<br>Count | State<br>Speed | Timing<br>Speed | Memory Depth |
|--------------------------------|------------------|----------------|-----------------|--------------|
| 16602A                         | 102              | 100 MHz        | 125 MHz         | 64 k states  |
| 16601A                         | 136              | 100 MHz        | 125 MHz         | 64 k states  |
| 16600A                         | 208              | 100 MHz        | 125 MHz         | 64 k states  |
| 16550A<br>(one cards)          | 102              | 100 MHz        | 250 MHz         | 4 k states   |
| 16550A<br>(two cards)          | 204              | 100 MHz        | 250 MHz         | 4 k states   |
| 16555A<br>(two cards)          | 136              | 110 MHz        | 250 MHz         | 1 M states   |
| 16555A<br>(three cards)        | 204              | 110 MHz        | 250 MHz         | 1 M states   |
| 16555D<br>(two cards)          | 136              | 110 MHz        | 250 MHz         | 2 M states   |
| 16555D<br>(three cards)        | 204              | 110 MHz        | 250 MHz         | 2 M states   |
| 16556A<br>( <b>t</b> wo cards) | 136              | 100 MHz        | 200 MHz         | 1M states    |
| 16556A<br>(three cards)        | 204              | 100 MHz        | 200 MHz         | 1M states    |
| 16556D<br>(two cards)          | 136              | 100 MHz        | 200 MHz         | 2 M states   |
| 16556D<br>(three cards)        | 204              | 100 MHz        | 200 MHz         | 2 M states   |
| 16557D<br>(two cards)          | 136              | 135 MHz        | 500 MHz         | 4 M states   |
| 16557D<br>(three cards)        | 204              | 135 MHz        | 500 MHz         | 4 M states   |

### Setting Up the Analysis Probe Hardware

Setting up the Analysis Probehardware consists of the following major steps:

- Turn off the logic analyzer and the target system.
- Connect the Elastomeric Probing System retainer to the target system.
- Attach the Analysis Probecircuit board and adapter to the retainer.
- Attach the labels to the HP E5346A High-Density cables, then connect the cables to the Analysis Probe.
- Connect the logic analyzer pods to the high-density adapter cables.

The remainder of this section describes these general steps in more detail.

### Turn off the logic analyzer and the target system

To protect your equipment, remove the power from both the logic analyzer and the target system before you make or break connections. The logic analyzer should always be powered up before the target system. When powering down, power down the target system first and then power down the logic analyzer.

### To connect the Analysis Probe to the target system

Use the following steps to connect the Analysis Probeto the target system.

#### **CAUTION**

**Equipment Damage.** To prevent equipment damage, be sure to remove power from both the target system and the logic analyzer whenever the Analysis Probeis being connected or disconnected.

- 1 Turn off the target system and logic analyzer.
- 2 Using the instructions in the HP QFP Elastomeric Probing System Installation Guide:
  - Prepare to attach the Retainer to the QFP microprocessor
  - Test the alignment before adhering the Retainer
  - Adhere the Retainer to the QFP microprocessor
  - Install the HP E8019A Analysis Probeas described in "Install the Probe Adapter"
- 3 Using the illustration on the next page, note the following indicators:
  - position of Pin 1 on the microprocessor
  - position of little pin on the retainer
  - position of little hole on the probe adapter

#### CAUTION

Serious damage to the target system or Analysis Probecan result from incorrect connection. Note the position of pin 1 on the target system and Analysis Probeprior to making any connection. Also, take care to align the pins so that all pins are making contact.



Pin 1 Alignment for Target System and Analysis Probe

### To disconnect the Analysis Probe from the target system

Use the following steps to disconnect the Analysis Probefrom the target system.

- 1 Remove power from the target system.
- 2 Remove power from the logic analyzer.
- 3 Unscrew the knurled nut.
- 4 Lift the Analysis Probestraight up.

## To separate the Analysis Probe upper assembly from the probe head

Hewlett-Packard does not recommend separating the Analysis Probeupper assembly from the elastomeric probe head. However, unforeseen circumstances might require you to separate the assembly.

Use the Cam Tool supplied. Insert the tool into the first side as shown in the following illustration, and rotate it until the connectors begin to separate. Repeat this process for the other three sides in consecutive order until the Analysis Probeupper assembly and the elastomeric probe head are separated.



### To reconnect Analysis Probe and probe head

Place the elastomeric probe head in its protective cover. Orient the elastomeric probe head and the Analysis Probeupper assembly as shown in the illustration on the previous page. As you begin to insert the pins of the Analysis Probeupper assembly into the sockets on the elastomeric probe head, ensure that all of the pins are engaging. Look closely at both ends of all four sockets to ensure all pins are properly mated. Gently apply pressure until the connectors are fully mated.

## To connect the high-density adapter cables to the Analysis Probe

The high-density adapter cables, and labels to identify them, are included with the HP E8019A Analysis Probe. The labels identify the cables by the pod number, and "o" or "e" (for odd or even). Attach the labels to the cables, then connect the cables to the connectors on the Analysis Probeas shown in the following illustrations.



High-Density Adapter Cables

### Setting up the Logic Analyzer

Connect the logic analyzer pod cables to the logic analyzer and to the mictor connector on the Analysis Probe. Required number of pods depend on which memory type you are using, how many wait cycles are interleaved, and speed of your target system's CKIO speed. See table below, then refer to the pod diagram for the analyzer you are using.

| External<br>Bus Speed | Memory Types Combination |           | Description     | PODs                                                               | Minimum Logic   | Config                 | Connec-   |           |
|-----------------------|--------------------------|-----------|-----------------|--------------------------------------------------------------------|-----------------|------------------------|-----------|-----------|
|                       | Other                    | EDO       | SDRAM           |                                                                    |                 | Analyser supported     | File      | tion Type |
| <=40M Hz<br>(*1)(*2)  | D.C.                     | D.C.      | D.C.            | Any memory combinations with external bus speed of 40MHz or slower | 6               | 16602A                 | SH7709F_0 | Α         |
|                       |                          |           |                 |                                                                    |                 | 16700A+16550A          | SH7709F_0 | В         |
|                       |                          |           |                 |                                                                    |                 | 16700A+16555/6/7x2(*2) | SH7709M_0 | С         |
| > 40MHz YES (*2)      | YES                      | NO        | NO              | Any types of memory<br>other than EDO-DRAM<br>or SDRAM             | 6               | 16602A                 | SH7709F_1 | Α         |
|                       |                          |           |                 |                                                                    |                 | 16700A+16550A          | SH7709F_1 | В         |
|                       |                          |           |                 |                                                                    |                 | 16700+16555/6/7x2(*2)  | SH7709M_1 | С         |
| YES (W/s              | D.C. YES                 | YES N     | NO              | EDO-DRAM with any                                                  | 8               | 16601A                 | SH7709F_2 | D         |
|                       |                          |           | types of memory |                                                                    | 16700A+16550Ax2 | SH7709F_2              | E         |           |
|                       |                          |           |                 |                                                                    |                 | 16700A+16555/6/7x2(*2) | SH7709M_2 | F         |
|                       |                          | YES NO YE | YES             | SDRAM with other RAM                                               | 8               | 16601A                 | SH7709F_3 | D         |
|                       | (w/wait)                 |           |                 | with wait cycle                                                    |                 | 16700A+16550Ax2        | SH7709F_3 | E         |
|                       |                          |           |                 |                                                                    |                 | 16700A+16555/6/7x2(*2) | SH7709M_3 | F         |
|                       | YES<br>(no-wait)         | NO YES    | YES             | SDRAM with other RAM                                               | 10              | 16600A                 | SH7709F_4 | G         |
|                       |                          |           |                 | with no-wait cycle                                                 |                 | 16700A+16550Ax2        | SH7709F_4 | Н         |
|                       |                          |           |                 |                                                                    |                 | 16700A+16555/6/7x3(*2) | SH7709M_4 |           |

D.C. = Don't Care

#### Note

If your 16700A Logic Analyzer equips with three card analyzer (One master, and two slave modules) and your connection type is either "C" or "F", you must detach one of the slave module on your logic analyzer. (One master, and one slave) Refer to the analyzer manual for the instruction on how to detach the module.

<sup>(\*1)</sup> Condition of <=40MHz: CKIO(cycle) = min25ns, CKIO(low)=min10ns, CKIO(high)=min10ns

<sup>(\*2)</sup> You may use any memory combinations under the bus speed of 50MHz using 16557. Condition of <=50MHz: CKIO(cycle) = min20ns, CKIO(low)=min7.5ns, CKIO(high)=min7.5ns</p>

## Connection Type 'A' To connect to the HP 16600/1/2A analyzer



## Connection Type 'B' To connect to the HP 16550A one-card analyzer

Connect the pod cables to the Analysis Probeaccording to the pod diagram below (continued on next page).



If your analyzer equips two cards of 16550A, connect all the cables above to "Master" module.

## Connection Type 'C' To connect to the HP 16555/56/57A two-cards analyzer



## Connection Type 'D' To connect to the HP 16600/1A analyzer



## Connection Type 'E' To connect to the HP 16550A two-cards analyzer



## Connection Type 'F' To connect to the HP 16555/56/57A two-cards analyzer



## Connection Type 'G' To connect to the HP 16600A analyzer



## Connection Type 'H' To connect to the HP 16550A two-cards analyzer



## Connection Type 'I' To connect to the HP 16555/56/57A three-cards analyzer



### Setup Assistant



The Setup Assistant is an online tool for connecting and configuring your logic analysis system for microprocessor and bus analysis. The Setup Assistant is available on the HP 16600A and HP 16700A-series logic analysis systems. You can use the Setup Assistant in place of the connection and configuration procedures provided in this manual.

This menu-driven tool will guide you through the connection procedures for connecting the logic analyzer to an Analysis Probe, an emulation module, or other supported equipment. It will also guide you through connecting an Analysis Probeto the target system.

Start the Setup Assistant by clicking its icon in the system window.



If you ordered this Analysis Probeor emulation solution with your HP 16600A/700A-series logic analysis system, the logic analysis system has the latest software installed, including support for this product. If you received this product after you received your logic analysis system, see the "Installing Software" chapter (page 1).

#### CAUTION

All operations must be done on the HP-B3759A( HP Emulation Interface Software ) except for the MSA.

After finishing MSA, don't touch anything on the state analysis listing window, although it pops up. Any changing on this window migt cause a fatal error on a HP-B3759A(HP Emulation Interface Software).

You can still operate other modules like analog scope. Also as long as you don't remove a state analysis machine, you can operate a workspace to perform cross domain measurement.

Setting Up the Analysis Probe **Setup Assistant** 

I

n stalici Gude HP tuE8 tuH 0 HIHHH 9H

# n stalici GudeH PtuE8 tuH0 HIHIH 9H

This chapter contains reference information on the HP E8019A hardware including product, electrical, and environmental characteristics, signal mapping, circuit board dimensions, and repair information.

# **Operating Characteristics**

The following operating characteristics are not specifications, but are typical operating characteristics for the Analysis Probe.

### **Product Characteristics**

Microcontroller Supported Hitachi SH7709,7709S,7709R

Package Supported 208-pin TQFP

Pods Required 6,8, or 10 logic an alyzer pods (three high-density adapter

cables) are required for disassembly depending on your

target system's memory
Two high-density adapter cables are available for additional signal analysis.

**Electrical Characteristics** 

**Power Requirements** 

Signal Line Loading 10pF, 100 kohms on all signals.

**Environmental Characteristics** 

0 to + 50 degrees C Temperature Operating

+32 to +131 degrees F

Altitude 4,600 m Operating

15,000 feet

Humidity Up to 75% noncondensing. Avoid sudden, extreme

temperature changes which could cause condensation

on the circuit board.

# Signal-to-Connector Mapping

The following table shows the the Analysis Probe PGA socket pin mapping.

Table 3-1

| SH7709 Signal List                                                   |                              |                                 |                                                                         |                   |                    |  |
|----------------------------------------------------------------------|------------------------------|---------------------------------|-------------------------------------------------------------------------|-------------------|--------------------|--|
| Connector                                                            | Analyzer<br>Bit              | SH7709<br>Pin #                 | Signal<br>Name                                                          | Analyzer<br>Label | Analyze<br>r Label |  |
| J1odd (6)<br>J1odd (8)<br>J1odd (10)<br>J1odd (12)<br>J1odd (14)     | CLK1<br>15<br>14<br>13<br>12 | 105<br>104<br>103<br>102<br>101 | CKE/PTK[5]<br>CE2B/PTE[5]<br>CE2A/PTE[4]<br>CS6/CS1B<br>CS5/CE1A/PTK[3] |                   |                    |  |
| J1odd (16)<br>J1odd (18)<br>J1odd (20)<br>J1odd (22)                 | 11<br>10<br>9<br>8           | 100<br>99<br>98                 | CS4/PTK[2]<br>CS3/PTK[1]<br>CS2/PTK[0]<br>EP-STAT                       |                   |                    |  |
| J1odd (24)<br>J1odd (26)<br>J1odd (28)<br>J1odd (30)                 | 7<br>6<br>5<br>4             | 96<br>93<br>92<br>91            | CS0<br>RDWR<br>WE3/DQMUU/ICIOWR/PTK[7]<br>WE2/DQMUL/ICIORD/PTK[6]       |                   |                    |  |
| J1odd (32)<br>J1odd (34)<br>J1odd (36)<br>J1odd (38)                 | 3<br>2<br>1<br>0             | 90<br>89<br>88<br>87            | WE1/DQMLU/WE<br>WE0/DQMLL<br>RD<br>BS/PTK[4]                            |                   |                    |  |
| J1even (5)<br>J1even (7)<br>J1even (9)<br>J1even (11)<br>J1even (13) | CLK1<br>15<br>14<br>13<br>12 | 162<br>126<br>123<br>122<br>121 | CKIO<br>IOIS16/PTG[7]<br>WAIT<br>BREQ<br>BACK                           |                   |                    |  |
| J1even (15)<br>J1even (17)<br>J1even (19)<br>J1even (21)             | 11<br>10<br>9<br>8           | 119<br>118<br>117<br>116        | RAS2U/PTE[1]<br>RAS3U/PTE[2]<br>CAS2H/PTE[3]<br>CAS2L/PTE[6]            |                   |                    |  |
| J1even (23)<br>J1even (25)<br>J1even (27)<br>J1even (29)             | 7<br>6<br>5<br>4             | 158<br>157<br>113<br>112        | STATUS1/PTJ[7]<br>STATUS0/PTJ[6]<br>CASHH/PTJ[5]<br>CASHL/PTJ[4]        |                   |                    |  |
| J1even (31)<br>J1even (33)<br>J1even (35)<br>J1even (37)             | 3<br>2<br>1<br>0             | 110<br>108<br>107<br>106        | CASLH/PTJ[3]<br>CASLL/CAS/PTJ[2]<br>RAS2L/PTJ[1]<br>RAS3L/PTJ[0]        |                   |                    |  |

| Connector                                                            | Analyzer<br>Bit              | SH7709<br>Pin #             | Signal<br>Name                                                 | Analyzer<br>Label | Analyzer<br>Label |
|----------------------------------------------------------------------|------------------------------|-----------------------------|----------------------------------------------------------------|-------------------|-------------------|
| J2odd (6)<br>J2odd (8)<br>J2odd (10)<br>J2odd (12)<br>J2odd (14)     | CLK1<br>15<br>14<br>13<br>12 | 124<br>34<br>36<br>37<br>38 | RESETM<br>D15<br>D14<br>D13<br>D12                             |                   |                   |
| J2odd (16)<br>J2odd (18)<br>J2odd (20)<br>J2odd (22)                 | 11<br>10<br>9<br>8           | 39<br>40<br>41<br>42        | D11<br>D10<br>D9<br>D8                                         |                   |                   |
| J2odd (24)<br>J2odd (26)<br>J2odd (28)<br>J2odd (30)                 | 7<br>6<br>5<br>4             | 43<br>44<br>46<br>48        | D7<br>D6<br>D5<br>D4                                           |                   |                   |
| J2odd (32)<br>J2odd (34)<br>J2odd (36)<br>J2odd (38)                 | 3<br>2<br>1<br>0             | 49<br>50<br>51<br>52        | D3<br>D2<br>D1<br>D0                                           |                   |                   |
| J2even (5)<br>J2even (7)<br>J2even (9)<br>J2even (11)<br>J2even (13) | CLK1<br>15<br>14<br>13<br>12 | 193<br>13<br>14<br>15<br>16 | RESETP<br>D31/PTB[7]<br>D30/PTB[6]<br>D29/PTB[5]<br>D28/PTB[4] |                   |                   |
| J2even (15)<br>J2even (17)<br>J2even (19)<br>J2even (21)             | 11<br>10<br>9<br>8           | 17<br>18<br>20<br>22        | D27/PTB[3]<br>D26/PTB[2]<br>D25/PTB[1]<br>D24/PTB[0]           |                   |                   |
| J2even (23)<br>J2even (25)<br>J2even (27)<br>J2even (29)             | 7<br>6<br>5<br>4             | 23<br>24<br>25<br>26        | D23/PTA[7]<br>D22/PTA[6]<br>D21/PTA[5]<br>D20/PTA[4]           |                   |                   |
| J2even (31)<br>J2even (33)<br>J2even (35)<br>J2even (37)             | 3<br>2<br>1<br>0             | 28<br>30<br>31<br>32        | D19/PTA[3]<br>D18/PTA[2]<br>D17/PTA[1]<br>D16/PTA[0]           |                   |                   |

| Connector                                                            | Analyzer<br>Bit              | SH7709<br>Pin #             | Signal<br>Name                                                                           | Analyzer<br>Label | Analyzer<br>Label |
|----------------------------------------------------------------------|------------------------------|-----------------------------|------------------------------------------------------------------------------------------|-------------------|-------------------|
| J3odd (6)<br>J3odd (8)<br>J3odd (10)<br>J3odd (12)<br>J3odd (14)     | CLK1<br>15<br>14<br>13<br>12 | 160<br>72<br>70<br>68<br>67 | IRQOUT<br>A15<br>A14<br>A13<br>A12                                                       |                   |                   |
| J3odd (16)<br>J3odd (18)<br>J3odd (20)<br>J3odd (22)                 | 11<br>10<br>9<br>8           | 66<br>65<br>64<br>63        | A11<br>A10<br>A9<br>A8                                                                   |                   |                   |
| J3odd (24)<br>J3odd (26)<br>J3odd (28)<br>J3odd (30)                 | 7<br>6<br>5<br>4             | 62<br>61<br>60<br>58        | A7<br>A6<br>A5<br>A4                                                                     |                   |                   |
| J3odd (32)<br>J3odd (34)<br>J3odd (36)<br>J3odd (38)                 | 3<br>2<br>1<br>0             | 56<br>55<br>54<br>53        | A3<br>A2<br>A1<br>A0                                                                     |                   |                   |
| J3even (5)<br>J3even (7)<br>J3even (9)<br>J3even (11)<br>J3even (13) | CLK1<br>15<br>14<br>13<br>12 | 115<br>114<br>11<br>10<br>9 | DACK1/PTD[7]<br>DACK0/PTD[5]<br> RQ3/ RL3/PTH[3]<br> RQ2/ RL2/PTH[2]<br> RQ1/ RL1/PTH[1] |                   |                   |
| J3even (15)<br>J3even (17)<br>J3even (19)<br>J3even (21)             | 11<br>10<br>9<br>8           | 8<br>7<br>86<br>84          | RQ0/ RL0/PTH[0]<br>NM <br>A25<br>A24                                                     |                   |                   |
| J3even (23)<br>J3even (25)<br>J3even (27)<br>J3even (29)             | 7<br>6<br>5<br>4             | 82<br>80<br>78<br>77        | A23<br>A22<br>A21<br>A20                                                                 |                   |                   |
| J3even (31)<br>J3even (33)<br>J3even (35)<br>J3even (37)             | 3<br>2<br>1<br>0             | 76<br>75<br>74<br>73        | A19<br>A18<br>A17<br>A16                                                                 |                   |                   |

| Connector                                                            | Analyzer<br>Bit              | SH7709<br>Pin #                 | Signal<br>Name                                                                          | Analyzer<br>Label | Analyzer<br>Label |
|----------------------------------------------------------------------|------------------------------|---------------------------------|-----------------------------------------------------------------------------------------|-------------------|-------------------|
| J4odd (6)<br>J4odd (8)<br>J4odd (10)<br>J4odd (12)<br>J4odd (14)     | CLK1<br>15<br>14<br>13<br>12 | 159<br>207<br>206<br>204<br>203 | TCLK/PTH[7]<br>AN[7]/DA[0]/PTL[7]<br>AN[6]/DA[1]/PTL[6]<br>AN[5]/PTL[5]<br>AN[4]/PTL[4] |                   |                   |
| J4odd (16)<br>J4odd (18)<br>J4odd (20)<br>J4odd (22)                 | 11<br>10<br>9<br>8           | 202<br>201<br>200<br>199        | AN[3]/PTL[3]<br>AN[2]/PTL[2]<br>AN[1]/PTL[1]<br>AN[0]/PTL[0]                            |                   |                   |
| J4odd (24)<br>J4odd (26)<br>J4odd (28)<br>J4odd (30)                 | 7<br>6<br>5<br>4             | 197<br>196<br>195<br>2          | MD5<br>MD4<br>MD3<br>MD2                                                                |                   |                   |
| J4odd (32)<br>J4odd (34)<br>J4odd (36)<br>J4odd (38)                 | 3<br>2<br>1<br>0             | 1<br>144<br>155<br>156          | MD1<br>MD0<br>XTAL<br>EXTAL                                                             |                   |                   |
| J4even (5)<br>J4even (7)<br>J4even (9)<br>J4even (11)<br>J4even (13) | CLK1<br>15<br>14<br>13<br>12 | 192<br>194<br>125<br>12<br>184  | DREQ1/PTD[6]<br>CA<br>PTH[5]/ADTRG<br>IRQ4/PTH[4]<br>PTD[2]/RSTOUT                      |                   |                   |
| J4even (15)<br>J4even (17)<br>J4even (19)<br>J4even (21)             | 11<br>10<br>9<br>8           | 182<br>176<br>174<br>172        | WAKEUP/PTD[3]<br>CTS2/ RQ5/SCPT[7]<br>RXD2/SCPT[4]<br>RXD1/SCPT[2]                      |                   |                   |
| J4even (23)<br>J4even (25)<br>J4even (27)<br>J4even (29)             | 7<br>6<br>5<br>4             | 171<br>170<br>169<br>168        | RxD0/SCPT[0]<br>RTS2/SCPT[6]<br>SCK2/SCPT[5]<br>TxD2/SCPT[4]                            |                   |                   |
| J4even (31)<br>J4even (33)<br>J4even (35)<br>J4even (37)             | 3<br>2<br>1<br>0             | 167<br>166<br>165<br>164        | SCK1/SCPT[3]<br>TxD1/SCPT[2]<br>SCK0/SCPT[1]<br>TxD0/SCPT[0]                            |                   |                   |

| Connector                                                            | Analyzer<br>Bit              | SH7709<br>Pin #                 | Signal<br>Name                                                   | Analyzer<br>Label | Analyzer<br>Label |
|----------------------------------------------------------------------|------------------------------|---------------------------------|------------------------------------------------------------------|-------------------|-------------------|
| J5odd (6)<br>J5odd (8)<br>J5odd (10)<br>J5odd (12)<br>J5odd (14)     | CLK1<br>15<br>14<br>13<br>12 | 124<br>120<br>94<br>151         | RESETM<br>PTE[0]]<br>PTE[7]<br>PTH[6]<br>EP-STAT                 |                   |                   |
| J5odd (16)<br>J5odd (18)<br>J5odd (20)<br>J5odd (22)                 | 11<br>10<br>9<br>8           | 191<br>190<br>189               | Vcc<br>DREQ0/PTD[4]]<br>DRAK1/PTD[0]<br>DRAK0/PTD[1]             |                   |                   |
| J5odd (24)<br>J5odd (26)<br>J5odd (28)<br>J5odd (30)                 | 7<br>6<br>5<br>4             | 177<br>178<br>179<br>180        | PTC[7]/PINT7<br>PTC[6]/PINT6<br>PTC[5]/PINT5<br>PTC[4]/PINT4     |                   |                   |
| J5odd (32)<br>J5odd (34)<br>J5odd (36)<br>J5odd (38)                 | 3<br>2<br>1<br>0             | 185<br>186<br>187<br>188        | PTC[3]/PINT0<br>PTC[2]/PINT1<br>PTC[1]/PINT2<br>PTC[0]/PINT3     |                   |                   |
| J5even (5)<br>J5even (7)<br>J5even (9)<br>J5even (11)<br>J5even (13) | CLK1<br>15<br>14<br>13<br>12 | 193<br>126<br>127<br>128<br>129 | RESETP<br> OIS16/PTG[7]<br>PTG[6]<br>PTG[5]<br>PTG[4]            |                   |                   |
| J5even (15)<br>J5even (17)<br>J5even (19)<br>J5even (21)             | 11<br>10<br>9<br>8           | 130<br>131<br>133<br>135        | PTG[3]<br>PTG[2]<br>PTG[1]<br>PTG[0]                             |                   |                   |
| J5even (23)<br>J5even (25)<br>J5even (27)<br>J5even (29)             | 7<br>6<br>5<br>4             | 136<br>137<br>138<br>139        | PTF[7]/PINT15<br>PTF[6]/PINT14<br>PTF[5]/PINT13<br>PTF[4]/PINT12 |                   |                   |
| J5even (31)<br>J5even (33)<br>J5even (35)<br>J5even (37)             | 3<br>2<br>1<br>0             | 140<br>141<br>142<br>143        | PTF[3]/PINT11<br>PTF[2]/PINT10<br>PTF[1]/PINT9<br>PTF[0]/PINT8   |                   |                   |

# Circuit Board Dimensions

The following figure gives the dimensions for the Analysis Probe assembly. The dimensions are listed in inches and millimeters.



Circuit Board Dimension Digram

# Repair Strategy

The repair strategy for this Analysis Probe is board replacement. However, the following table lists some mechanical parts that may be replaced if they are damaged or lost. Contact your nearest Hewlett-Packard Sales Office for further information on servicing the board.

Exchange assemblies are available when a repairable assembly is returned to Hewlett-Packard. These assemblies have been set up on the "Exchange Assembly" program. This allows you to exchange a faulty assembly with one that has been repaired, calibrated, and performance verified by the factory. The cost is significantly less than that of a new assembly.

## Table 3-2 Replaceable Parts

| HP Part Number | Description                       |
|----------------|-----------------------------------|
| E5374A #201    | Retainer Kit                      |
| E5374-68701    | Locator Tool                      |
| E5350-23801    | Cam Tool                          |
| E5374A         | Adapter, Elastomeric, 208-pin QFP |
| E5346A         | High-density Adapter Cable        |

Ι

nstalito Gut tdel HRuE

# nstalito Gut tdel HPuE

Occasionally, a measurement may not give the expected results. If you encounter difficulties while making measurements, use this chapter to guide you through some possible solutions. Each heading lists a problem you may encounter, along with some possible solutions.

If you still have difficulty using the analyzer after trying the suggestions in this chapter, please contact your local Hewlett-Packard service center...

### **CAUTION**

When you are working with the analyzer, be sure to power down both the analyzer and the target system before disconnecting or connecting cables, probes, and Analysis Probe. Otherwise, you may damage circuitry in the analyzer, Analysis Probe, or target system.

# Analyzer Problems This section lists general problems that you might encounter while using the analyzer. Intermittent data errors This problem is usually caused by poor connections, incorrect signal levels, or marginal timing. ☐ Remove and reseat all cables and probes, ensuring that there are no bent pins on the Analysis Probe or poor probe connections. ☐ Adjust the threshold level of the data pod to match the logic levels in the system under test. ☐ Use an oscilloscope to check the signal integrity of the data lines. Clock signals for the state analyzer must meet particular pulse shape and timing requirements. Data inputs for the analyzer must meet pulse shape and setup and hold time requirements. See Also See "Capacitive Loading" in this chapter for information on other sources of intermittent data errors. Unwanted triggers Unwanted triggers can be caused by instructions that were fetched but not executed. ☐ Add the prefetch queue or pipeline depth to the trigger address to avoid this problem. The logic analyzer captures prefetches, even if they are not executed. When you are specifying a trigger condition or a storage qualification that follows an instruction that may cause branching, an unused prefetch may generate an unwanted trigger.

| <br>No activity on activity indicators                                                                                                                                           |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Check for loose cables, board connections, and Analysis Probe connections.                                                                                                       |
| Check for bent or damaged pins on the Analysis probe.                                                                                                                            |
|                                                                                                                                                                                  |
| <br>No trace list display                                                                                                                                                        |
| If there is no trace list display, it may be that your trigger specification is not correct for the data you want to capture, or that the trace memory is only partially filled. |
| Check your trigger sequencer specification to ensure that it will capture the events of interest.                                                                                |
| Try stopping the analyzer; if the trace list is partially filled, this should display the contents of trace memory.                                                              |

# Analysis Probe Problems

This section lists problems that you might encounter when using a Analysis Probe. If the solutions suggested here do not correct the problem, you may have a damaged Analysis Probe. Contact your local Hewlett-Packard Sales Office if you need further assistance.

# Target system will not boot up

If the target system will not boot up after connecting the Analysis Probe, the microprocessor (if socketed) or the Analysis Probe may not be installed properly, or they may not be making electrical contact.

- ☐ Ensure that you are following the correct power-on sequence for the Logic Analyzer and target system.
  - 1 Power up the Logic Analyzer.
  - 2 Power up the target system.

If you power up the target system before you power up the Logic Analyzer, interface circuitry in the Analysis Probe may latch up and prevent proper target system operation.

- ☐ Verify that the microprocessor and the Analysis Probe are properly rotated and aligned, so that the index pin on the microprocessor (pin A1) matches the index pin on the Analysis Probe.
- ☐ Verify that the microprocessor and the Analysis Probe are securely inserted into their respective sockets.
- ☐ Verify that the logic analyzer cables are in the proper sockets of the Analysis Probe and are firmly inserted.

# Erratic trace measurements There are several general problems that can cause erratic variations in trace lists and inverse assembly failures. Do a full reset of the target system before beginning the measurement. Some Analysis Probe designs require a full reset to ensure correct configuration. Ensure that your target system meets the timing requirements of the processor with the Analysis Probe probe installed. See "Capacitive Loading" in this chapter. While Analysis Probe loading is slight, pin protectors, extenders, and adapters may increase it to unacceptable levels. If the target system design has close timing margins, such loading may cause incorrect processor functioning and give erratic trace results. Ensure that you have sufficient cooling for the microprocessor. Microprocessors such as the i486, Pentium?, and MC68040 generate substantial heat. This is exacerbated by the active circuitry on the Analysis Probe board. You should ensure that you have ambient temperature conditions and airflow that meet or exceed

# Capacitive loading

the requirements of the microprocessor manufacturer.

Excessive capacitive loading can degrade signals, resulting in incorrect capture by the Analysis Probe, or system lockup in the microprocessor. All Analysis Probes add additional capacitive loading, as can custom probe fixtures you design for your application.

Careful layout of your target system can minimize loading problems and result in better margins for your design. This is especially important for systems that are running at frequencies greater than 50 MHz.

| Remove as many pin protectors, extenders, and adapters as possible.                        |
|--------------------------------------------------------------------------------------------|
| If multiple Analysis Probe solutions are available, use one with lower capacitive loading. |

# Intermodule Measurement Problems

Some problems occur only when you are trying to make a measurement involving multiple modules.

# An event wasn't captured by one of the modules

If you are trying to capture an event that occurs very shortly after the event that arms one of the measurement modules, it may be missed due to internal analyzer delays. For example, suppose you set the oscilloscope to trigger upon receiving a trigger signal from the logic analyzer because you are trying to capture a pulse that occurs right after the analyzer's trigger state. If the pulse occurs too soon after the analyzer's trigger state, the oscilloscope will miss the pulse.

|  | Adjust | the | s kew | in | the | Interm | odule | menu. |
|--|--------|-----|-------|----|-----|--------|-------|-------|
|--|--------|-----|-------|----|-----|--------|-------|-------|

You may be able to specify a skew value that enables the event to be captured.

# ☐ Change the trigger specification for modules upstream of the one with the problem.

If you are using a logic analyzer to trigger the scope, try specifying a trigger state one state before the one you are using. This may be more difficult than working with the skew because the prior state may occur more often and not always be related to the event you are trying to capture with the oscilloscope.

# Messages

This section lists some of the messages that the analyzer displays when it encounters a problem.

# "Measurement Initialization Error"

This error occurs when you have installed the cables incorrectly for one or two HP 16550A logic analysis cards. The following diagrams show the correct cable connections for one-card and two-card installations. Ensure that your cable connections match the silk screening on the card, and that they are fully seated in the connectors. Then, repeat the measurement.



Cable Connections for One-Card HP 16550A Installations



Cable Connections for Two-Card HP 16550A Installations

See Also

The HP 16550A 100-MHz State/500-MHz Timing Logic Analyzer Service Guide.

|          | "No Configuration File Loaded"                                                                                                                                                                                                                       |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          | This is usually caused by trying to load a configuration file for one type of module/system into a different type of module/system.                                                                                                                  |
|          | ☐ Verify that the appropriate module has been selected from the Load {module} from File {filename} in the HP 16500A/B disk operation menu. Selecting Load {All} will cause incorrect operation when loading most Analysis Probe configuration files. |
| See Also | Chapter 1 describes how to load configuration files.                                                                                                                                                                                                 |
|          | "Selected File is Incompatible"                                                                                                                                                                                                                      |
|          | This occurs when you try to load a configuration file for the wrong module. Ensure that you are loading the appropriate configuration file for your logic analyzer.                                                                                  |
|          | "Slow or Missing Clock"                                                                                                                                                                                                                              |
|          | ☐ This error message might occur if the logic analyzer cards are not firmly seated in the HP 16500A/B or HP 16501A frame. Ensure that the cards are firmly seated.                                                                                   |
|          | ☐ This error might occur if the target system is not running properly. Ensure that the target system is on and operating properly.                                                                                                                   |
|          | ☐ If the error message persists, check that the logic analyzer pods are connected to the proper connectors on the Analysis Probe. See Chapter 1 to determine the proper connections.                                                                 |

# "Time from Arm Greater Than 41.93 ms"

The state/timing analyzers have a counter to keep track of the time from when an analyzer is armed to when it triggers. The width and clock rate of this counter allow it to count for up to 41.93 ms before it overflows. Once the counter has overflowed, the system does not have the data it needs to calculate the time between module triggers. The system must know this time to be able to display data from multiple modules on a single screen.

# "Waiting for Trigger"

If a trigger pattern is specified, this message indicates that the specified trigger pattern has not occurred. Verify that the triggering pattern is correctly set.

☐ When analyzing microprocessors that fetch only from word-aligned addresses, if the trigger condition is set to look for an opcode fetch at an address not corresponding to a word boundary, the trigger will never be found.

# Cleaning the Instrument

If this instrument requires cleaning, disconnect it from all power sources and clean it with a mild detergent and water. Make sure the instrument is completely dry before reconnecting it to a power source.

©Copyright Hewlett-Packard Company 1996 All Rights Reserved.

Reproduction, adaptation, or translation without prior written permission is prohibited, except as allowed under the copyright laws.

### Restricted Rights Legend

Use, duplication, or disclosure by the U.S. Government is subject to restrictions set forth in subparagraph (C) (1) (ii) of the Rights in Technical Data and Computer Software Clause in DFARS 252.227-7013.

Hewlett-Packard Company, 3000 Hanover Street, Palo Alto, CA 94304 U.S.A.

Rights for non-DOD U.S. Government Departments and Agencies are set forth in FAR 52.227-19(c)(1,2).

### **Document Warranty**

The information contained in this document is subject to change without notice.

Hewlett-Packard makes no warranty of any kind with regard to this material, including, but not limited to, the implied warranties of merchantability or fitness for a particular purpose.

Hewlett-Packard shall not be liable for errors contained herein or for damages in connection with the furnishing, performance, or use of this material.

### Safety

This apparatus has been designed and tested in according to International Safety Requirements. To ensure safe operation and to keep the product safe, the information, cautions, and warnings in this user's guide must be heeded. In addition, note the external markings on the product that are described under "Safety Symbols."

### Safety Symbols



Instruction manual symbol: the product is marked with this symbol when it is necessary for you to refer to the instruction manual in order to protect against damage to the product.



Hazardous voltage symbol.



Earth terminal symbol: Used to indicate a circuit common connected to grounded chassis.

### WARNING

The Warning sign denotes a hazard. It calls attention to a procedure, practice, or the like, which, if not correctly performed or adhered to, could result in personal injury. Do not proceed beyond a Warning sign until the indicated conditions are fully understood and met.

### CAUTION

The Caution sign denotes a hazard. It calls attention to an operating procedure, practice, or the like, which, if not correctly performed or adhered to, could result in damage to or destruction of part or all of the product. Do not proceed beyond a Caution symbol until the indicated conditions are fully understood or met.

### Product Warranty

This Hewlett-Packard product has a warranty against defects in material and workmanship for a period of one year from date of shipment. During the warranty period, Hewlett-Packard Company will, at its option, either repair or replace products that prove to be defective.

For warranty service or repair, this product must be returned to a service facility designated by Hewlett-Packard.

For products returned to Hewlett-Packard for warranty service, the Buyer shall prep ay shipping charges to Hewlett-Packard and Hewlett-Packard shall pay shipping charges to return the product to the Buyer. However, the Buyer shall pay all shipping charges, duties, and taxes for products returned to Hewlett-Packard from another country.

Hewlett-Packard warrants that its software and firmware designated by Hewlett-Packard for use with an instrument will execute its programming instructions when properly installed on that instrument. Hewlett-Packard does not warrant that the operation of the instrument software, or firmware will be uninterrupted or error free.

### Limitation of Warranty

The foregoing warranty shall not apply to defects resulting from improper or inadequate maintenance by the Buyer, Buyer-supplied software or interfacing, unauthorized modification or misuse, operation outside of the environmental specifications for the product, or improper site preparation or maintenance.

No other warranty is expressed or implied. Hewlett-Packard specifically disclaims the implied warranties of merchantability or fitness for a particular purpose.

### Exclusive Remedies

The remedies provided herein are the buyer's sole and exclusive remedies. Hewlett-Packard shall not be liable for any direct, indirect, special, incidental, or consequential damages, whether based on contract, tort, or any other legal theory.

### Assistance

Product maintenance agreements and other customer assistance agreements are available for Hewlett-Packard products.

For any assistance, contact your nearest Hewlett-Packard Sales Office.

### Certification

Hewlett-Packard Company certifies that this product met its published specifications at the time of shipment from the factory. Hewlett-Packard further certifies that its calibration measurements are traceable to the United States National Institute of Standards and Technology, to the extent allowed by the Institute's calibration facility, and to the calibration facilities of other International Standards Organization members.

### About this edition

This is the HPE8019A SH7709 Analysis Probe User's Guide.

Publication number E8019-97000 Printed in USA. Edition dates are as follows: First edition, August 1998

Next editions are complete revisions of the manual. Update packages, which are issued between editions, contain additional and replacement pages to be merged into the manual by you. The dates on the title page change only when a new edition is published.

A software or firmware code may be printed before the date. This code indicates the version level of the software or firmware of this product at the time the manual or update was issued. Many product updates do not require manual changes; and, conversely, manual corrections may be done without accompanying product changes. Therefore, do not expect a one-to-one correspondence between product updates and manual updates.

The following list of pages gives the date of the current edition and of any changed pages to that edition.

All pages original edition